





Advanced-control timers (TIM1/TIM8)

General-purpose timers (TIM2/TIM3/TIM4/TIM5)

## **Timers**

General-purpose timers (TIM15/TIM16/TIM17)

Basic timers (TIM6/TIM7)

Low-power timer (LPTIM)



#### 38.2 TIM2/TIM3/TIM4/TIM5 main features

General-purpose TIMx timer features include:

- 16-bit (TIM3, TIM4) or 32-bit (TIM2 and TIM5) up, down, up/down auto-reload counter.
- 16-bit programmable prescaler used to divide (also "on the fly") the counter clock frequency by any factor between 1 and 65535.
- Up to 4 independent channels for:
  - Input capture
  - Output compare
  - PWM generation (Edge- and Center-aligned modes)
  - One-pulse mode output
- Synchronization circuit to control the timer with external signals and to interconnect several timers.
- Interrupt/DMA generation on the following events:
  - Update: counter overflow/underflow, counter initialization (by software or internal/external trigger)
  - Trigger event (counter start, stop, initialization or count by internal/external trigger)
  - Input capture
  - Output compare
- Supports incremental (quadrature) encoder and hall-sensor circuitry for positioning purposes
- Trigger input for external clock or cycle-by-cycle current management



#### 39.2 TIM15 main features

TIM15 includes the following features:

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide (also "on the fly") the counter clock frequency by any factor between 1 and 65535
- Up to 2 independent channels for:
  - Input capture
  - Output compare
  - PWM generation (edge mode)
  - One-pulse mode output
- Complementary outputs with programmable dead-time (for channel 1 only)
- Synchronization circuit to control the timer with external signals and to interconnect several timers together
- Repetition counter to update the timer registers only after a given number of cycles of the counter
- Break input to put the timer's output signals in the reset state or a known state
- Interrupt/DMA generation on the following events:
  - Update: counter overflow, counter initialization (by software or internal/external trigger)
  - Trigger event (counter start, stop, initialization or count by internal/external trigger)
  - Input capture
  - Output compare
  - Break input (interrupt request)



#### 39.3 TIM16/TIM17 main features

The TIM16/TIM17 timers include the following features:

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide (also "on the fly") the counter clock frequency by any factor between 1 and 65535
- One channel for:
  - Input capture
  - Output compare
  - PWM generation (edge-aligned mode)
  - One-pulse mode output
- Complementary outputs with programmable dead-time
- Repetition counter to update the timer registers only after a given number of cycles of the counter
- Break input to put the timer's output signals in the reset state or a known state
- Interrupt/DMA generation on the following events:
  - Update: counter overflow
  - Input capture
  - Output compare
  - Break input



## 40.2 TIM6/TIM7 main features

Basic timer (TIM6/TIM7) features include:

- 16-bit auto-reload upcounter
- 16-bit programmable prescaler used to divide (also "on the fly") the counter clock frequency by any factor between 1 and 65535
- Synchronization circuit to trigger the DAC
- Interrupt/DMA generation on the update event: counter overflow



# **Clock Configuration**











### **HAL Driver**

#### 65.2.3 Time Base functions

This section provides functions allowing to:

- Initialize and configure the TIM base.
- De-initialize the TIM base.
- Start the Time Base.
- Stop the Time Base.
- Start the Time Base and enable interrupt.
- Stop the Time Base and disable interrupt.
- Start the Time Base and enable DMA transfer.
- Stop the Time Base and disable DMA transfer.

This section contains the following APIs:

- HAL\_TIM\_Base\_Init()
- HAL\_TIM\_Base\_Delnit()
- HAL\_TIM\_Base\_MspInit()
- HAL\_TIM\_Base\_MspDeInit()
- HAL\_TIM\_Base\_Start()
- HAL\_TIM\_Base\_Stop()
- HAL\_TIM\_Base\_Start\_IT()
- HAL\_TIM\_Base\_Stop\_IT()
- HAL\_TIM\_Base\_Start\_DMA()
- HAL\_TIM\_Base\_Stop\_DMA()



# **Interrupt Callback function:**

```
void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
{
  if (htim->Instance == TIM17) {
    HAL_IncTick();
  }
}
```





#### 22.2 DAC main features

The DAC main features are the following (see Figure 157: Dual-channel DAC block diagram)

- One DAC interface, maximum two output channels
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave and Triangular-wave generation
- Dual DAC channel for independent or simultaneous conversions
- DMA capability for each channel including DMA underrun error detection
- External triggers for conversion
- DAC output channel buffered/unbuffered modes
- Buffer offset calibration
- Each DAC output can be disconnected from the DACx\_OUTy output pin
- DAC output connection to on chip peripherals
- Sample and hold mode for low power operation in Stop mode
- Input voltage reference, V<sub>REF+</sub>

Figure 157 shows the block diagram of a DAC channel and Table 146 gives the pin description.



#### 22.4.3 DAC data format

Depending on the selected configuration mode, the data have to be written into the specified register as described below:

Single DAC channel

There are three possibilities:

- 8-bit right alignment: the software has to load data into the DAC\_DHR8Rx[7:0] bits (stored into the DHRx[11:4] bits)
- 12-bit left alignment: the software has to load data into the DAC\_DHR12Lx [15:4] bits (stored into the DHRx[11:0] bits)
- 12-bit right alignment: the software has to load data into the DAC\_DHR12Rx [11:0] bits (stored into the DHRx[11:0] bits)

Depending on the loaded DAC\_DHRyyyx register, the data written by the user is shifted and stored into the corresponding DHRx (data holding registerx, which are internal non-memory-mapped registers). The DHRx register is then loaded into the DORx register either automatically, by software trigger or by an external event trigger.

31 24 15 7 0

8-bit right aligned
12-bit left aligned
12-bit right aligned

Figure 158. Data registers in single DAC channel mode





|                                     | U1A          |
|-------------------------------------|--------------|
| ARD.D1-UART4_TX                     | 23 PA0/WKUP1 |
| ARD.D0-UART4_RX ARD.D10-SPI_SSN/PWM | 25 PA1       |
| ARD.D4                              | 26 PA3       |
| ARD.D7                              | 30 PA4 PA5   |
| ? Go to schematic<br>doc for PA5    | 31 PA6       |
|                                     | 32 PA7       |
|                                     | PA8 PA9      |
|                                     | 69 PA10      |



| Dual channel          | X                                  |
|-----------------------|------------------------------------|
| Output buffer         | X                                  |
| I/O connection        | DAC1_OUT1 on PA4, DAC1_OUT2 on PA5 |
| Maximum sampling time | 1MSPS                              |
| Autonomous mode       | -                                  |

Table 145. DAC features

**DAC** features



### **HAL Driver**

### 14.2.4 IO operation functions

This section provides functions allowing to:

- Start conversion.
- Stop conversion.
- Start conversion and enable DMA transfer.
- Stop conversion and disable DMA transfer.
- Get result of conversion.

This section contains the following APIs:

- HAL\_DAC\_Start()
- HAL DAC Stop()
- HAL\_DAC\_Start\_DMA()
- HAL\_DAC\_Stop\_DMA()
- HAL\_DAC\_IRQHandler()
- HAL\_DAC\_SetValue()
- HAL\_DAC\_ConvCpltCallbackCh1()
- HAL\_DAC\_ConvHalfCpltCallbackCh1()
- HAL\_DAC\_ErrorCallbackCh1()
- HAL\_DAC\_DMAUnderrunCallbackCh1()







ECSE 444 - Microprocessor -Winter 2022

## **Interrupt Callback function:**

```
void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin){
```





## **Direct Memory Access (DMA):**









## Timer settings

Internal Clock Division (CKD)

auto-reload preload

Trigger Output (TRGO) Parameters

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO

Update Event



## 20.2.3 IO operation functions

This section provides functions allowing to:

- Configure the source, destination address and data length and Start DMA transfer
- Configure the source, destination address and data length and Start DMA transfer with interrupt
- Abort DMA transfer
- Poll for transfer complete
- Handle DMA interrupt request

This section contains the following APIs:

- HAL DMA Start()
- HAL\_DMA\_Start\_IT()
- HAL DMA Abort()
- HAL DMA Abort IT()
- HAL\_DMA\_PollForTransfer()
- HAL DMA IRQHandler()
- HAL\_DMA\_RegisterCallback()
- HAL\_DMA\_UnRegisterCallback()



# Lab steps:

- 1. Implement signals and monitor with SWV Trave Timeline Graph -- > In lab you need to probe by oscilloscope.
  - 1. You can use look up table for generating waves or arm-math library for sine wave.
  - 2. In the oscilloscope, you can check the frequency and amplitude of your signal.
- 2. Read the push button status in the interrupt mode. --> check the push button functionality by turning on/off a LED.
- 3. Implement the timer callback method (void HAL\_TIM\_PeriodElapsedCallback(TIM\_HandleTypeDef \*htim){}) --> Again you can use a LED for debugging.
- 4. Test the DAC functionality by set a single value to its register. (HAL\_DAC\_SetValue(&hdac1, DAC1\_CHANNEL\_1, DAC ALIGN 12B R, 4095) --> You can monitor DAC output in oscilloscope.
- Combine Timer and DAC.
- 6. Transfer data between Memory and DAC by DMA. (HAL\_DAC\_Start\_DMA)



